Publications and Presentations
From NANOxCOMP H2020 Project
(Difference between revisions)
(→Papers on Performance Modeling and Optimization) |
(→Papers on Logic Synthesis) |
||
Line 79: | Line 79: | ||
== Papers on Logic Synthesis == | == Papers on Logic Synthesis == | ||
+ | |||
+ | {| style="border:2px solid #abd5f5; background:#f1f5fc;" | ||
+ | |||
+ | | | ||
+ | {| | ||
+ | |- valign=top | ||
+ | | width="100" |'''title''': | ||
+ | | width="550"|[[Media: Aksoy_Altun_SAT_based_Synthesis_of_Switching_Lattices.pdf| A Satisfiability-Based Approximate Algorithm for Logic Synthesis Using Switching Lattices]] | ||
+ | |- valign="top" | ||
+ | | '''authors''': | ||
+ | | Levent Aksoy and [[Mustafa Altun]] | ||
+ | |- valign="top" | ||
+ | | '''presented at''': | ||
+ | | width="550"| [http://www.date-conference.com/ Design, Automation and Test in Europe (DATE)], Florence, Italy, 2019. | ||
+ | |} | ||
+ | | align=center width="70" | | ||
+ | <span class="plainlinks"> | ||
+ | [[File:PDF.png|65px|link=http://www.ecc.itu.edu.tr/images/f/fe/Aksoy_Altun_SAT_based_Synthesis_of_Switching_Lattices.pdf]]</span> | ||
+ | <br> | ||
+ | [[Media:Aksoy_Altun_SAT_based_Synthesis_of_Switching_Lattices.pdf | Paper]] | ||
+ | | align="center" width="70" | | ||
+ | <span class="plainlinks"> | ||
+ | |||
+ | [[File:PPT.jpg|60px|link=http://www.ecc.itu.edu.tr/images/5/54/Aksoy_Altun_SAT_based_Synthesis_of_Switching_Lattices.pptx]] | ||
+ | </span> | ||
+ | <br> [http://www.ecc.itu.edu.tr/images/5/54/Aksoy_Altun_SAT_based_Synthesis_of_Switching_Lattices.pptx Slides] | ||
+ | |} | ||
{| style="border:2px solid #abd5f5; background:#f1f5fc;" | {| style="border:2px solid #abd5f5; background:#f1f5fc;" | ||
Line 91: | Line 118: | ||
|- valign="top" | |- valign="top" | ||
| '''accepted in''': | | '''accepted in''': | ||
− | | width="624" | [http://www.journals.elsevier.com/integration Integration, the VLSI Journal], | + | | width="624" | [http://www.journals.elsevier.com/integration Integration, the VLSI Journal], Vol. 64, pp. 60–70, 2019. |
|} | |} | ||
| align=center width="70" | | | align=center width="70" | |
Revision as of 17:52, 11 May 2019
All materials are subject to copyrights.
Contents |
Comprehensive Project Papers
|
|
|
|
|
Papers on Logic Synthesis
|
|
|
|
|
|
|
|
|
|
|
|
|
Papers on Performance Modeling and Optimization
|
|
|
|
|
|
|
|
|
|
|
|
|
Papers on Synthesis Methodology
|
|
Papers on Emerging Crossbar Memories
|
|
|